blob: 6add27d6b520fe721ef6ca0ea3823e7522f67a3d [file]
// Copyright 2024 Google LLC
//
// Licensed under the Apache License, Version 2.0 (the "License");
// you may not use this file except in compliance with the License.
// You may obtain a copy of the License at
//
// https://www.apache.org/licenses/LICENSE-2.0
//
// Unless required by applicable law or agreed to in writing, software
// distributed under the License is distributed on an "AS IS" BASIS,
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
// See the License for the specific language governing permissions and
// limitations under the License.
isa RiscV32GZB {
namespace mpact::sim::riscv::isa32gzb;
slots {
riscv32gzb;
}
}
#include "riscv/riscv32g.isa"
#include "riscv/riscv32zb.isa"
slot riscv32gzb : riscv32g, riscv32_zba, riscv32_zbb, riscv32_zbb_imm,
riscv32_zbc, riscv32_zbs, riscv32_zbs_imm {
default size = 4;
default opcode =
disasm: "Illegal instruction at 0x%(@:08x)",
semfunc: "&RiscVIllegalInstruction";
}