blob: 60ab37827ec7e6d31ef855f6f27716d7dcd13aea [file]
// Copyright 2024 Google LLC
//
// Licensed under the Apache License, Version 2.0 (the "License");
// you may not use this file except in compliance with the License.
// You may obtain a copy of the License at
//
// https://www.apache.org/licenses/LICENSE-2.0
//
// Unless required by applicable law or agreed to in writing, software
// distributed under the License is distributed on an "AS IS" BASIS,
// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
// See the License for the specific language governing permissions and
// limitations under the License.
// This file contains the ISA description for the RiscV32G V architecture.
// First disasm field is 18 char wide and left justified.
disasm widths = {-18};
int global_v_latency = 0;
isa RiscV32GV {
namespace mpact::sim::riscv::isa32v;
slots { riscv32gv; }
}
isa RiscV32GVZB {
namespace mpact::sim::riscv::isa32gvzb;
slots { riscv32gvzb; }
}
#include "riscv/riscv32gzb.isa"
#include "riscv/riscv_vector.isa"
slot riscv32gv : riscv32g, riscv_vector {
default size = 4;
default opcode =
disasm: "Illegal instruction at 0x%(@:08x)",
semfunc: "&RiscVIllegalInstruction";
}
slot riscv32gvzb : riscv32gzb, riscv_vector {
default size = 4;
default opcode =
disasm: "Illegal instruction at 0x%(@:08x)",
semfunc: "&RiscVIllegalInstruction";
}