| // Copyright 2023 Google LLC |
| // |
| // Licensed under the Apache License, Version 2.0 (the "License"); |
| // you may not use this file except in compliance with the License. |
| // You may obtain a copy of the License at |
| // |
| // https://www.apache.org/licenses/LICENSE-2.0 |
| // |
| // Unless required by applicable law or agreed to in writing, software |
| // distributed under the License is distributed on an "AS IS" BASIS, |
| // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| // See the License for the specific language governing permissions and |
| // limitations under the License. |
| |
| #ifndef MPACT_RISCV_RISCV_RISCV32G_VEC_ENCODING_H_ |
| #define MPACT_RISCV_RISCV_RISCV32G_VEC_ENCODING_H_ |
| |
| #include <cstdint> |
| #include <string> |
| |
| #include "absl/container/flat_hash_map.h" |
| #include "absl/functional/any_invocable.h" |
| #include "mpact/sim/generic/simple_resource.h" |
| #include "mpact/sim/generic/simple_resource_operand.h" |
| #include "riscv/riscv32gv_decoder.h" |
| #include "riscv/riscv32gv_enums.h" |
| #include "riscv/riscv_state.h" |
| |
| namespace mpact { |
| namespace sim { |
| namespace riscv { |
| namespace isa32v { |
| |
| // This class extends the RiscV scalar encoding class with vector instructions. |
| class RiscV32GVecEncoding : public RiscV32GVEncodingBase { |
| public: |
| using SourceOpGetterMap = |
| absl::flat_hash_map<int, absl::AnyInvocable<SourceOperandInterface*()>>; |
| using DestOpGetterMap = absl::flat_hash_map< |
| int, absl::AnyInvocable<DestinationOperandInterface*(int)>>; |
| using SimpleResourceGetterMap = |
| absl::flat_hash_map<int, absl::AnyInvocable<generic::SimpleResource*()>>; |
| using ComplexResourceGetterMap = absl::flat_hash_map< |
| int, absl::AnyInvocable<ResourceOperandInterface*(int, int)>>; |
| |
| static constexpr int kParseGroup32Size = 32; |
| static constexpr int kParseGroup16Size = 32; |
| |
| explicit RiscV32GVecEncoding(RiscVState* state); |
| ~RiscV32GVecEncoding() override; |
| |
| // Parses an instruction and determines the opcode. |
| void ParseInstruction(uint32_t inst_word); |
| |
| // RiscV32 has a single slot type and single entry, so the following methods |
| // ignore those parameters. |
| |
| // Returns the opcode in the current instruction representation. |
| OpcodeEnum GetOpcode(SlotEnum, int) override { return opcode_; } |
| |
| // There is no predicate, so return nullptr. |
| PredicateOperandInterface* GetPredicate(SlotEnum, int, OpcodeEnum, |
| PredOpEnum) override { |
| return nullptr; |
| } |
| |
| // Return the resource operand corresponding to the resource enum. If argument |
| // is not kNone, it means that the resource enum is a pool of resources and |
| // the resource element from the pool is specified by the |
| // ResourceArgumentEnum. This is used for instance for register resources, |
| // where the resource itself is a register bank, and the argument specifies |
| // which register (or more precisely) which encoding "field" specifies the |
| // register number. |
| ResourceOperandInterface* GetSimpleResourceOperand( |
| SlotEnum, int, OpcodeEnum, SimpleResourceVector& resource_vec, |
| int end) override; |
| |
| ResourceOperandInterface* GetComplexResourceOperand( |
| SlotEnum, int, OpcodeEnum, ComplexResourceEnum resource, int begin, |
| int end) override; |
| |
| // The following method returns a source operand that corresponds to the |
| // particular operand field. |
| SourceOperandInterface* GetSource(SlotEnum, int, OpcodeEnum, SourceOpEnum op, |
| int source_no) override; |
| |
| // The following method returns a destination operand that corresponds to the |
| // particular operand field. |
| DestinationOperandInterface* GetDestination(SlotEnum, int, OpcodeEnum, |
| DestOpEnum op, int dest_no, |
| int latency) override; |
| |
| // This method returns latency for any destination operand for which the |
| // latency specifier in the .isa file is '*'. Since there are none, just |
| // return 0. |
| int GetLatency(SlotEnum, int, OpcodeEnum, DestOpEnum, int) override { |
| return 0; |
| } |
| |
| // Getter. |
| const SourceOpGetterMap& source_op_getters() { return source_op_getters_; } |
| const DestOpGetterMap& dest_op_getters() { return dest_op_getters_; } |
| const SimpleResourceGetterMap& simple_resource_getters() { |
| return simple_resource_getters_; |
| } |
| const ComplexResourceGetterMap& complex_resource_getters() { |
| return complex_resource_getters_; |
| } |
| |
| private: |
| const std::string xreg_alias_[32] = { |
| "zero", "ra", "sp", "gp", "tp", "t0", "t1", "t2", "s0", "s1", "a0", |
| "a1", "a2", "a3", "a4", "a5", "a6", "a7", "s2", "s3", "s4", "s5", |
| "s6", "s7", "s8", "s9", "s10", "s11", "t3", "t4", "t5", "t6"}; |
| |
| std::string GetSimpleResourceName(SimpleResourceEnum resource_enum); |
| // These three methods initialize the source and destination operand getter |
| // arrays, and the complex resource getter array. |
| void InitializeSourceOperandGetters(); |
| void InitializeDestinationOperandGetters(); |
| void InitializeVectorSourceOperandGetters(); |
| void InitializeVectorDestinationOperandGetters(); |
| void InitializeComplexResourceOperandGetters(); |
| // Initialize resource getters. |
| void InitializeSimpleResourceGetters(); |
| |
| SourceOpGetterMap source_op_getters_; |
| DestOpGetterMap dest_op_getters_; |
| SimpleResourceGetterMap simple_resource_getters_; |
| ComplexResourceGetterMap complex_resource_getters_; |
| RiscVState* state_; |
| uint32_t inst_word_; |
| OpcodeEnum opcode_; |
| generic::SimpleResourceDelayLine* resource_delay_line_ = nullptr; |
| generic::SimpleResourcePool* resource_pool_ = nullptr; |
| }; |
| |
| } // namespace isa32v |
| } // namespace riscv |
| } // namespace sim |
| } // namespace mpact |
| |
| #endif // MPACT_RISCV_RISCV_RISCV32G_VEC_ENCODING_H_ |